• 其他栏目

    陈鑫

    • 副教授 硕士生导师
    • 招生学科专业:
      电子科学与技术 -- 【招收硕士研究生】 -- 电子信息工程学院
      信息与通信工程(集成电路设计) -- 【招收硕士研究生】 -- 电子信息工程学院
      电子信息 -- 【招收硕士研究生】 -- 电子信息工程学院
    • 性别:男
    • 毕业院校:东南大学
    • 学历:东南大学
    • 学位:工学博士学位
    • 所在单位:电子信息工程学院
    • 办公地点:D08B-414或者D12A-407
    • 联系方式:Email/QQ:xin_chen@nuaa.edu.cn; QQ:1353631431
    • 电子邮箱:

    访问量:

    开通时间:..

    最后更新时间:..

    Area-Efficient Hardware Architectures of MISTY1 Block Cipher

    点击次数:

    所属单位:电子信息工程学院

    发表刊物:RADIOENGINEERING

    关键字:MISTY1 Application Specific Integrated Circuit (ASIC) wireless communications S-box Common Sub-expression Elimination (CSE)

    摘要:In this paper, state-of-the-art hardware implementations of MISTY1 block cipher are presented for area-constrained wireless applications. The proposed MISTY1 architectures are characterized of highly optimized transformation functions i.e. FL and {FO-XOR-EKG}. The FL function re-utilizes logic AND-OR-XOR combinations whereas {FO-XOR-EKG} function explores 2 x compact design schemes for s-boxes implementation. A Combined Substitution Unit (CSU) and threshold area implementation are proposed for s-boxes based on Boolean reductions and Common Sub-expression Eliminations (CSEs). Besides, {FO-XOR-EKG} function is designed for manifold operations of FO / FI functions, 32-bit XOR operation and extended key generation thereby reducing the area. Hardware implementations on ASIC 180nm, 1.8V standard library cell realized compact and threshold MISTY1 designs constituting 1853 and 1546 NAND gates with throughput values of 41.6 Mbps and 4.72 Mbps respectively. A comprehensive comparison with existing cryptographic hardware designs establishes that the proposed MISTY1 architectures are the most area-efficient implementations till date.

    ISSN号:1210-2512

    是否译文:

    发表时间:2018-06-01

    合写作者:Yasir,陈鑫,Yahya, Muhammad Rehan

    通讯作者:吴宁